Next Generation Panel-Scale RDL with Ultra Small Photo Vias and Ultra-fine Embedded Trenches for Low Cost 2.5D Interposers and High Density Fan-Out WLPs

3D Systems Packaging Research Center, Georgia Institute of Technology, Atlanta, GA, USA
*Tokyo Ohka Kogyo Co., Ltd., Japan
**Ushio Inc., Japan
Email: fliu@ece.gatech.edu

Abstract—This paper presents a novel, high density, and large panel compatible thin film redistribution layer (RDL) process, with 2 μm diameter microvias and 2 μm fine line and space Cu traces on a thin glass panel using a photolithographic embedded trench approach. Newly developed thin dry film photosensitive polymer dielectrics were used for the fabrication of photo-vias and photo-trenches by conventional i-line 365 nm UV lithography in this work. Smallest feature dimensions of 1.5 μm trace widths and spaces were achieved by using liquid photosensitive polymer dielectrics. Such a high density, panel scale RDL is applicable to both high performance 2.5D interposers and high-density fan-out packages. The photo embedded trench process retains the cost advantages of the conventional semi-additive process (SAP) while overcoming its scaling challenges. The photo embedded trenches integrated with photovias using a thin, dry film photodielectric have higher resolution, precise via registration, and lower cost compared to the existing embedded trench methods. A dual-layer photo trench process was proposed and developed to address the challenges of copper plating uniformity in vias, pads and trenches. A test coupon consisting of six area array test structures with vias diameters ranging from 2 to 5 μm at 20 μm pitch and lines and spaces of 2.5, 3, and 5 μm were designed and demonstrated on a 100 μm thin panel glass substrate. The 5 μm wide features was designed to capture vias within the trenches for a padless multi-layer RDL structure, with via diameters close to the line width enabled by the improved dimensional stability of glass compared to organic laminates. A new type of configuration, via-in-trench, with higher routing capacity than dog-bone or via-in-pad structures, was proposed and demonstrated on thin glass panels based on the photo embedded trench technology. Routing structures of line-space-via-trench (L, S, V, T) of 3, 3, 3, 5 and 2.5, 2.5, 2, 2.5 μm on thin glass substrates were demonstrated without the use of via capture pads.

Keywords—RDL; embedded trench; glass interposers; fanout bump pitch; microvia

I. INTRODUCTION

2.5D silicon interposers with TSVs, starting with Xilinx’s VIRTEX-7, have demonstrated the benefits of bandwidth, power and system integration enabled by high density RDL wiring. The critical dimension (CD) for VIRTEX-7 was 0.4 μm using 65nm back-end-of-line (BEOL) wafer processes. Recently, dual damascene and thin film RDL processes have been applied to fan-out wafer-level-packages (FOWLp) to eliminate the electrical loss coming from silicon and TSVs, using so-called SLIT (Silicon-Less Interconnect Technology), SLIM (Silicon-Less Integrated Module) and SWIFT (Silicon Wafer Integrated Fan-out Technology) technologies by Xilinx, SPIL and Amkor.[1, 2] Although several wafer-based approaches have been demonstrated for 2-5 μm Cu trace RDL, panel processes used in flip-chip organic substrates and embedded chip substrates, have not been able to scale to ultra-fine lines and spaces below 6 μm. The photo trench process on glass panels presented in this paper provides a superior alternative, a low cost and high density wiring solution for 2.5D interposers and Fan-out RDLS.

Embedded trench processes overcome the limitations of semi-additive process (SAP) by eliminating the critical seed layer etching step and improving the reliability issues of fine traces.[3, 4] Laser embedded trench approaches using UV laser or excimer laser have been demonstrated for 12 μm and 8 μm lines and spaces in ABF dielectric films.[3, 4] The photo trench approach has demonstrated line width and space down to 1.5 μm by using liquid photosensitive dielectric.[5] Novel 5 μm (IF4605) and 10 μm (IF4610) ultra-thin, photosensitive dry films with high resolution were developed recently as RDL dielectric materials and used in this research, along with a projection Aligner, UX-44101, to create fine trenches and small vias by lithographic processes.

Multilayer RDL wiring capacity is not only dependent on line and space but also on the via diameter, via landing accuracy and capture pad size. Hence, microvias play an important role as lines and spaces in RDL wiring density. Current laser ablation technology in production has reached 20 μm microvias diameters, much larger than the Cu trace widths. In addition, the laser landing accuracy is about ±7 μm according to the hole positioning accuracy roadmap for laser drilling machines.[6] This places severe limitations in scaling to less than 40 μm I/O pitch RDL in minimum number of metal layers. Kyocera demonstrated the best combination of vias, pads and routing lines for panel organic interposers, Advanced Package X (APX) [7], using conventional panel scale SAP technology with 50 μm bump pitch, 20 μm vias, 32 μm capture pads, and 6 μm lines and spaces. The gap between two adjacent pads is 18 μm, which allows one Cu trace to escape in the 50 μm bump pitch region. A typical fine pitch SAP configuration is shown in Fig. 1. The reduction of microvia diameters and associated pad dimensions will allow the design engineers to use a finer pitch. In order to reduce via diameters, photolithography has been used to form ultra-small microvias. Shinko demonstrated 10 μm diameter microvias at 40 μm pitch using a spin-on 5 μm thick liquid photosensitive dielectric on standard high-density
interconnect (HDI) layers for 2.1D organic interposers called i-THOP. In this research, 100 μm thin glass panels were used as the core and 5 μm thick dry film photosensitive dielectric, IF4605, was used for both trench and microvia layers.

![Figure 1. Typical fine pitch RDL via-in-pad routing configuration on panel organic interposer by SAP with one wire in a 50μm pitch.](image)

![Figure 2. New type RDL via-in-trench routing configuration on panel glass by Photo Embedded Trench approach with about 10X increment of wiring capability compared to figure 1.](image)

The smallest microvia diameter demonstrated using the dry film was 2 μm. In such a lithographic process, all the vias were transferred from a pattern on a mask to the RDL layer simultaneously so that their relative positions are fixed. The precise via position with the photolithographic tool in addition to the excellent dimensional stability of glass allows the use of smaller capture pads or to design pad-less vias. The vias were fully filled with copper and the trenches were formed on top of these solid Cu vias. Thus, a new type of via-in-trench structure was formed. Fig. 2 shows the via-in-trench configuration without using any capture pads. By comparing Fig. 1 and Fig. 2, one can see that the new type via-in-trench has much higher routing capacity. In the case of 2 μm padless vias with 2 μm lines and spaces, 10 or more copper traces can escape from a certain fixed pitch resulting in 10X wiring capability increment, with 3 to 4 escapes for a 20 μm bump pitch.

Table 1 summarizes the current state-of-the-art interposer RDL technologies, compared to the glass interposer RDL described in this paper.

<table>
<thead>
<tr>
<th>TABLE 1. STATE-OF-THE-ART INTERPOSER RDL TECHNOLOGIES</th>
</tr>
</thead>
<tbody>
<tr>
<td>Organic Interposer</td>
</tr>
<tr>
<td>Pitch, μm</td>
</tr>
<tr>
<td>L.A. μm</td>
</tr>
<tr>
<td>Via. μm</td>
</tr>
<tr>
<td>Patterning</td>
</tr>
<tr>
<td>Process</td>
</tr>
<tr>
<td>Platform</td>
</tr>
<tr>
<td>Institute</td>
</tr>
</tbody>
</table>

![Note: *Dry Film Photo Resist, **Liquid Photo Resist, ***Dry Film Photo Dielectric.](image)

II. PHOTOLITHOGRAPHY AND FINE CIRCUIT STRUCTURE PATTERNING IN PHOTOSENSITIVE DIELECTRICS

Photolithography has been the most widely used process in semiconductor and package industry for fine circuitry structures patterning. It has the best capability of producing high quality structures with the most precise definition in research, development and mass production at low cost. In most cases including SAP, it is used to transfer the designed patterns from a mask onto the surface of a dielectric layer through a photo resist. The photo resist is used as a temporary material for pattern transfer and metallization. After circuit patterns are metallized, the photo resist will be stripped away. In the photo trench approach, photolithography is used to transfer the designed patterns from a mask directly on to the dielectric material. No photo resist is required, therefore, some of the associated processes such as photo resist lamination and stripping are eliminated. The photo trench approach has advantages of making precision structures from sub-micron to hundred micron features depending on the resolution of the photolithographic tools and photosensitive dielectric materials.

The advantages of photolithography used here are: 1) creating very fine structures including trenches and vias, 2) parallel process with all trenches or all vias created simultaneously, and 3) precise registration. All the trenches and vias are formed precisely according to the mask design which is a big concern for UV laser patterning. An advanced projection stepper, UX-44101 from Ushio Inc., installed at Georgia Tech PRC was used for fine line and
small via photolithography. This tool is equipped with a high power i-line ($\lambda = 365\text{nm}$) light source and has a 2 $\mu$m resolution in a 100 mm diameter or 70mm x 70mm large-panel exposure area. The alignment accuracy is $\pm 1\mu$m. The tool has $\pm 10\mu$m depth of focus (DOF) to accommodate for substrate warpage and thickness non-uniformity. Test results showed that minimum critical dimension (CD) achieved was 1.5 $\mu$m line and space and 2 $\mu$m diameter vias. Fig. 3 shows micrograph of 1.5 to 4.5 $\mu$m comb structure photo trenches with depth of $\sim 5\mu$m in liquid photosensitive dielectric PN-0371D.

The photo embedded trench process has advantages over the conventional SAP. It enhances the adhesion reliability of fine traces by embedding them into the dielectric layer and eliminates the seed layer etching which are the two biggest challenges for SAP technology. Fig. 4 shows the images of raised 1.5 $\mu$m fine walls (left) and 1.5 $\mu$m fine trenches (right). The raised structures were collapsed, while the embedded trenches were stable. Both of them were in the same sample and closer each other.

In summary, Fig. 5 shows the configurations and challenges in traditional SAP structures: fine trace collapsed or lift-off during the seed layer etching, seed layer residue, copper height variations and so on. In contrast to SAP, Fig. 6 shows the configuration of embedded trench approach. All the traces are embedded in the polymer layer so that they are reliable, including very fine traces, in terms of adhesion and electrochemical migration because of the Ti barrier. There is no conductive seed layer beneath the traces. There is no seed layer needed to be etched away. Instead, there is an extra copper layer on the top of the surface. This layer of copper has to be removed. From the figure, one can also see that the surface of copper traces is flat.

In summary, Fig. 5 shows the configurations and challenges in traditional SAP structures: fine trace collapsed or lift-off during the seed layer etching, seed layer residue, copper height variations and so on. In contrast to SAP, Fig. 6 shows the configuration of embedded trench approach. All the traces are embedded in the polymer layer so that they are reliable, including very fine traces, in terms of adhesion and electrochemical migration because of the Ti barrier. There is no conductive seed layer beneath the traces. There is no seed layer needed to be etched away. Instead, there is an extra copper layer on the top of the surface. This layer of copper has to be removed. From the figure, one can also see that the surface of copper traces is flat.
IV. NEW GENERATION PHOTOSENSITIVE DIELECTRIC MATERIALS

The key materials used in the photo trench approach are ultra-thin (5 μm) photosensitive dry film dielectric polymer IF4605 by Tokyo Ohka Kogyo Co., Ltd (TOK) and thin glass core substrates provided by Corning and Asahi glass companies. The film IF4605 is a negative toned material which is a standard three layer structure similar to the dry film photo resist. It is sensitive to wavelength of 365 nm i-line. Its dielectric constant is 3.8, glass transition temperature is 250°C and coefficient of thermal expansion is 45 ppm/K. Vacuum laminator was used for laminating the film to the substrate. Lamination temperature was used was 90°C and cure temperature was 200°C. Table 2 lists the key process conditions for IF4605. In addition, liquid PN-0371D was also tested. It is a positive toned material. The PN-0371D was spin on to the substrate. The thickness of liquid film can be in the range of 2-6 μm at a controlled spin rate. The 1.5 μm finest trench was achieved in ~5 μm thick PN-0371D liquid film shown in Fig. 3.

<table>
<thead>
<tr>
<th>Process</th>
<th>Equipment</th>
<th>Conditions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Lamination</td>
<td>Vacuum Laminator</td>
<td>90°C, 30 sec.</td>
</tr>
<tr>
<td>Exposure</td>
<td>Ushio UX-44101</td>
<td>600 ml/cm²</td>
</tr>
<tr>
<td>Post Bake</td>
<td>Oven</td>
<td>90°C, 20 min.</td>
</tr>
<tr>
<td>Development</td>
<td>Immersion, PGMEA</td>
<td>90 sec.</td>
</tr>
<tr>
<td>Cure</td>
<td>Oven</td>
<td>200°C, 1 hour</td>
</tr>
<tr>
<td>Seed layer</td>
<td>PVD Cu/Ti</td>
<td>200nm/25nm</td>
</tr>
<tr>
<td>Metallization</td>
<td>Electrolytic Plating</td>
<td>Cu filling</td>
</tr>
</tbody>
</table>

V. METHODS OF MICROVIA FORMATION AND ULTRA-SMALL PHOTO VIA

A. Methods of Microvia Formation

There are three primary methods used in package substrate fabrication for microvia formation. They are photo-definable, plasma etch and laser ablation. Photo-definable via was the first technology used to make microvia that initiated the high density interconnect (HDI) substrate for flip chip applications in the 1980-1990’s.[9] The process flow is similar to solder resist patterning by photolithography. All vias, as per the mask design, are formed at the same time in the photo-defined via formation method. The minimum thickness of old generation photosensitive dry film material we used was 25 μm. The minimum diameter achieved was 25μm on the 25 μm thick film.[10] This method was limited by material availability. Later, laser ablation dominated the via making process for package substrates in 2000s’ due to the rapid development of high speed CO₂ lasers. CO₂ lasers emit infrared light with wavelengths between 9.3 μm to 10.6 μm. The mechanism of CO₂ laser ablation is based on photo thermal ablation by burning the polymer material away from the desired areas to form vias. The relative long wavelength limits the minimal focus diameter of the laser beam. Apart from thermal effects, the via diameter size drilled by CO₂ laser is limited, and is in the range of 40-60 μm. UV laser has shorter wavelengths of 355 nm and 266 nm. The mechanism of UV laser ablation is based on a combination of photo chemical and thermal ablation. The UV laser beam can be focused to a small spot with high power density. These beams can break molecular bonds and ablate most of the dielectric polymers and metals, such as copper, nickel and gold. The via diameter formed by UV laser is about 20 μm mentioned before.[7] The laser via formation is a point-to-point drilling process. This is time consuming and non-cost effective for a very large number of vias. The via registration uncertainty requires large pads for via landing that limits the via pitch reduction. Plasma etching, similar to the photo-defined vias process, is a mass via formation. But it is difficult to make small vias due to its nature of isotropic ablation. Lateral etch beneath the mask will occur.

B. New Generation Photovias

As discussed above, it is important to explore alternative ways to reduce via size and improve via registration accuracy to achieve finer via pitches. Excimer laser using shorter wavelengths has the ability to create via diameter of 8 μm vias in build-up dielectric layers.[11] This technology is now in the research and development phase collaborated by PRC and Suss MicroTech. Liquid photosensitive polymer was used to create 10 μm diameter vias in spin-on 5μm thick film for Shinko’s 2.1D interposer. It appears that photo definable vias are coming back after 20 years. With the development of new generation ultra-thin dry film photosensitive dielectrics at TOK, we have demonstrated microvia diameter scale down to 2 to 5 μm with a pitch size of 1 to 1. Fig. 7 shows micrograph of 2 to 5μm diameter area array microvias formed in a dry film photosensitive dielectric film IF4605. The minimum via pitch demonstrated here is 4 μm. Again, the thickness of the film is 5 μm. So the aspect ratio is 2.5

![Figure 7. Micrograph of 2 to 5μm microvias formed in 5 μm thick photosensitive dry film IF4605. The minimum via diameter opened was 2 μm at 4 μm pitch](image-url)
VI. Test Structure and Fabrication Processes

A. Design of Test Structures

There were two sets of masks used in this study. The first set was designed for process development and optimization. The mask consists of 1.5 to 5 μm fine line and space comb structures along with 2 to 5 μm small vias. Feasibility studies on trenches and vias can be accomplished at the same time by using one mask. The mask was designed for both negative tone and positive tone which is suitable for both IF4605 and PN-0371D. The second set was designed for trench and via integration test. There were two masks designed and plotted for the second set. One was designed exclusively for trench study. Another one was for vias only. Fig. 8 is a test coupon image on a glass mask which includes six test structures: The pitch is 20 μm for all the six structures. The line and space for top three structures is 2.5 μm. There were 3 μm line and space and 5 μm lines for the bottom three structures. The 3 μm features were for routing and the 5 μm wide feathers were designed to capture vias within the trenches for a padless multi-layer RDL structure.

B. Process Flow

The major process steps of embedded trench approach for 2.5D interposer and fan-out-RDL include: 1) IF4605 film lamination, 2) photolithography (UV exposure, post exposure bake and development), 3) metallization including PVD conductive seed layer and electrolytic copper plating, and 4) etch back of the excess Cu on the dielectric surface. A thin panel glass was used as the core substrate. Glass has excellent electrical and mechanical properties. It’s flat surface and excellent dimensional stability is great for fine feature photolithography and precise registration that are critical for ultra-high wiring density interposers and fan-out packages. For 2.5D interposer, the IF4605 is laminated as the first dielectric layer on a conventional build-up layer on glass core. Fan-out processes require IF4605 lamination over the surface of embedded, reconfigurable dies on a carrier. Micro-vias are then formed in the dielectric layer. For fan-out structures, these vias provide a chip-to-package interconnect. As via layer process is completed, a subsequent IF4605 lamination is performed to serve as a trench layer. These trenches are metallized using the same process as the previously formed photo-vias. This process is called dual-layer-photo-trench process. Trenches, vias, and pads have different dimensions which have to be completely copper filled. Copper plating is a big challenge for filling these structures with largely different aspect ratios. The dual-layer process will reduce the copper plating challenge. Fig. 9 shows the process steps for photo trench fabrication on thin glass as well as for photo via fabrication.

VII. Test Results and Discussions

A. Embedded Photo Trenches

The resolution of both dry film and liquid film was tested for photo trench formation. In photolithography, the amount of UV dose, post exposure bake and the focus of the UV beam are critical. With optimization of process conditions, the minimum trench size obtained was 2 μm in dry film IF4605 and 1.5 μm in liquid based film PN-0371D. Fig. 10 shows cross section of photo trenches formed in PN-0371D filled with plated copper and after surface copper etched (Step 6 in Fig. 9). The width and space of the trenches ranges from 1.5 to 5 μm (left to right with an increment of 0.5 μm). From the cross section, one can see that the embedded traces have an excellent shape with flat top and fixed bottom surfaces. The flat surface will be critical during photolithography for fabrication of fine structures in the immediate next metal layer. The height of the trenches measured in Fig. 10 is 4.8 μm. Thus, the trench aspect ratio demonstrated is 3.2.

Figure 8. Via-in-line test coupon for exploring routing capability of embedded photo trenches and photo vias. The line and space for top 3 structures is 2.5 μm and for bottom 3 structures is 3μm.

B. Photo Vias

Similar to the photo trench studies, both dry film IF4605 and liquid PN-0371D were tested for the minimum via diameter that can be obtained with optimization of UV dose and UV beam focus. Test results showed that minimum diameter of 2 μm vias could be achieved in both materials. A 25nm Ti and 200nm Cu conductive layer by PDV sputtering was used as seed layer. After copper plating and copper filled in the trenches, Step 6) chemical spray etching and microetching (Step 7 and Step 8) were performed to remove extra copper on surface. Fig. 11 (left) shows top view of 2 μm and 3 μm diameter vias in PN-0371D after surface copper fully removed. Fig. 11 (right) shows the cross section of a row of 3 μm vias.
Integration of Photo Trenches and Photovias

A 100 μm thick glass was used as core substrate for the integration of photo trenches and photo vias. The panel sizes used were 6"x 6" and 4"x4". The glass surface was first cleaned and coated with a silane chemical. ABF GX-92 (15 μm) films were laminated on both sides of the glass. For simplification in the sample fabrication process, instead of using the PVD Ti-Cu seed layer, a 1.5 μm thick copper foil was laminated on ABF GX-92 film (both sides). Subsequently, IF4605 dry film was laminated on the Cu foil of the sample (both sides) and vias were formed using photolithography. Bottom up plating was performed to fully fill copper in the vias. The next step was lamination of a second layer IF4605 film on top of the via metal layer. Trenches are formed in this second layer IF film by photolithography. Precise alignment was performed for via and trench integration. After the trench process is completed, Fig. 12 shows top view of the entire fabricated coupon with six trench structures and microvias. The microvias can be seen in trenches in the six structures. They were aligned well with relative trenches. The via diameters are: 2 μm (top left), 3 μm (top middle and bottom left), 4 μm (top right and bottom middle) and 5 μm (bottom right). The via pitch of all the structures is 20 μm.

Fig. 13 shows the zoomed-in view of the structure at bottom left with 3 μm vias and 3 μm trenches. The trench width for via interconnection is 5 μm. There are two trenches in a 20 μm pitch. Total routing wires is three per pitch. The configuration of the new type RDL is L/S/Via/T = 3/3/3/5 μm with 20 μm via-to-via pitch. Fig. 14 shows the zoomed-in view of the structure at top-left which has the smallest vias and finest trenches in the design. The via diameter is 2 μm, the trench width is 2.5 μm. The trench width for via interconnection is 2.5 μm as well. There are three trenches in a pitch. Total routing wires is four per pitch. The configuration of the RDL is L/S/Via/T = 2.5/2.5/2.5. Comparing with traditional configuration of SAP based RDL, the new generation RDL has much higher wiring density capability.
SUMMARY

The semiconductor feature size down to 14nm node and copper pillar technology development drive the IC bump pitch down to 40µm and below. Today’s sequential build-up panel-based technology based on SAP is facing its limits for fine pitch requirement. Laser embedded trench approach overcomes the challenges of SAP. However, issues of resolution, depth control, positioning accuracy and time consuming still remain in the laser ablation process for trench formation. Photo embedded trench associated with photo via approach is developed due to extremely high resolution, controlled trench depth and high precision in registering the fine features at exact locations. In contrast to laser ablation using point-to-point serial drilling process, photo trench approach uses parallel photolithographic process. The RDL stack made by photo trench process has the following advantages: 1) integration of small diameter vias with uniform depth fine trenches using existing photolithography tools; 2) panel scalable and low cost; 3) eliminates the seed layer etching process to form finer lines and spaces; 4) reliable adhesion of fine traces due to embedding in the dielectric layer; and 5) planar surface for multilayer integration. This work pioneers the demonstration of new generation RDL via-in-line configuration with 2 µm diameter ultra-small vias and 2.5 µm wide trenches in dry photo dielectric film for panel level package RDL technology. This new generation RDL technology can be used for 2.5D interposers and high-density fan-out packages at both wafer and panel level with high routing capability at low cost.

ACKNOWLEDGEMENTS

The authors would like to acknowledge the PRC consortium members for their supports, especially Corning Glass and Asahi Glass companies for their ultra-thin glass panels, Atotech for their copper plating materials and copper filling technologies, and Ajinomoto Fine-Techno Co. Inc. for ABF build-up films. The authors would also like to thank Mr. Lukas Schüth, Mr. Tim Fleck, interns from Dresden University (Germany), Mr. Yatharth Gupta, intern from IIT Delhi (India) for process development, Mr. Hao Lu for Mask Layout Design and Mr. Parthasarathi Chakraborti for PVD seed sputtering.

REFERENCES


Figure 14. Zoomed in view of embedded fine trenches integrated with small microvias in IF4605 dry film using 100µm thick glass core. Trench width and space are 2.5µm each, microvia diameter is 2µm and trench width for via interconnection is 2.5µm. The configuration of the RDL is L/S/Via/T = 2.5/2.5/2/2.5 µm